HARRIS
HI1179

## Features

- Resolution 8-Bit $\qquad$
$\qquad$ $\pm 0.5$ LSB (DNL)
- ENOB at $\mathrm{f}_{\mathrm{IN}}=\mathbf{1 M H z}$ $\qquad$ 7.6 Bits
- Maximum Sampling Frequency $\qquad$ 35 MSPS
- Low Power Consumption 80mW (at 35 MSPS Typ) (Reference Current Excluded)
- Built-In Input Clamp Function (DC Restore)
- No Sample/Hold Required
- Internal Voltage Reference
- Input CMOS Compatible
- Three-State TTL Compatible Output
- Single Power Supply $\qquad$
- Low Input Capacitance (Typ) . . . . . . . . . . . . . . . . . 8pF
- Reference Impedance (Typ) . . . . . . . . . . . . . . . . . $330 \Omega$
- Direct Replacement for Sony CXD1179


## Applications

- Desktop Video
- Multimedia
- Video Digitizing
- Image Scanners
- Low Cost High Speed Data Acquisition Systems


## Description

The HI1179 is an 8-bit CMOS analog-to-digital converter for video use that features a sync clamp function. The adoption of a 2-step parallel method realizes low power consumption and a maximum conversion speed of 35 MSPS, allowing up to $8 x$ over sampling of NTSC and PAL signals.

The HI1179 is available in the Industrial temperature range and is supplied in 32 lead Plastic Metric Quad Flatpack (MQFP) package. For lower sampling rates, refer to the HI1176 data sheet.

## Ordering Information

| PART <br> NUMBER | TEMP. RANGE <br> $\left({ }^{\circ} \mathrm{C}\right)$ | PACKAGE | PKG. NO. |
| :--- | :---: | :--- | :--- |
| HI1179JCQ | -40 to 85 | 32 Ld MQFP | Q32.7x7-S |
| HI1179-EV | 25 | Evaluation Board |  |

## Pinout



## Functional Block Diagram



## Typical Application Schematic



NON-CLAMP APPLICATION (INTERNAL REFERENCE USED)


Recommended Operating Conditions (Note 2)

| Supply Voltage |  |
| :---: | :---: |
| $\mathrm{AV}_{\mathrm{DD}}, \mathrm{AV}_{\text {SS }}, \mathrm{DV}_{\mathrm{DD}}, \mathrm{DV}_{\text {SS }}$. | +4.75 V to +5.25 V |
| \|DGND-AGND| . . . | . . . 0 mV to 100 mV |
| Reference Input Voltage |  |
| $\mathrm{V}_{\mathrm{RB}}$ | OV and Above |
| $\mathrm{V}_{\mathrm{RT}}$ | 2.7V and Below |
| Temperature Range, $\mathrm{T}_{\mathrm{A}}$ | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |

## Thermal Information

Thermal Resistance (Typical, Note 1) $\quad \theta_{\mathrm{JA}}{ }^{\circ} \mathrm{C} / \mathrm{W}$
MQFP Package .................................... 122
Maximum Junction Temperature (Plastic Package) $\ldots \ldots . .150^{\circ} \mathrm{C}$
Maximum Storage Temperature Range, TSTG.... $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Maximum Lead Temperature (Soldering 10s).......... $300^{\circ} \mathrm{C}$
(MQFP - Lead Tips Only)

Analog Input Voltage, $\mathrm{V}_{\mathrm{IN}} \ldots \ldots . . . \mathrm{V}_{\mathrm{RB}}$ to $\mathrm{V}_{\mathrm{RT}}\left(1.8 \mathrm{~V}_{\mathrm{P}-\mathrm{P}}\right.$ to $\left.\mathrm{AV}_{\mathrm{DD}}\right)$ Clock Pulse Width
$\qquad$
tpwo. 14ns (Min)

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTE:

1. $\theta_{\mathrm{JA}}$ is measured with the component mounted on an evaluation PC board in free air.

Electrical Specifications $\quad f_{C}=35 \mathrm{MSPS}, \mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{RB}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{RT}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| SYSTEM PERFORMANCE |  |  |  |  |  |
| Maximum Conversion Speed, $\mathrm{f}_{\mathrm{C}}$ | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ to $2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{IN}}=1 \mathrm{kHz}$ Ramp | 35 | 40 | - | MSPS |
| Minimum Conversion Speed, $\mathrm{f}_{\mathrm{C}}$ | $\mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ to $2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{IN}}=1 \mathrm{kHz}$ Ramp | - | - | 0.5 | MSPS |
| Integral Non-Linearity, INL | $\mathrm{f}_{\mathrm{C}}=35 \mathrm{MSPS}, \mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ to 2.5 V | -1.0 | $\pm 0.5$ | +1.3 | LSB |
| Differential Non-Linearity, DNL | $\mathrm{f}_{\mathrm{C}}=35 \mathrm{MSPS}, \mathrm{V}_{\mathrm{IN}}=0.5 \mathrm{~V}$ to 2.5 V | -0.5 | $\pm 0.3$ | +0.5 | LSB |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |
| ENOB | $\mathrm{f}_{\mathrm{IN}}=1 \mathrm{MHz}$ | - | 7.6 | - | Bits |
|  | $\mathrm{f}_{\mathrm{IN}}=5 \mathrm{MHz}$ | - | 7.3 | - | Bits |
| Differential Gain Error, DG | NTSC 40 IRE Mod Ramp, $\mathrm{f}_{\mathrm{C}}=14.3$ MSPS | - | 1.0 | - | \% |
| Differential Phase Error, DP |  | - | 0.5 | - | Degree |
| Aperture Jitter, $\mathrm{t}_{\mathrm{AJ}}$ |  | - | 30 | - | ps |
| Offset Voltage |  |  |  |  |  |
| $\mathrm{E}_{\mathrm{OB}}$ |  | +55 | +75 | +95 | mV |
| Sampling Delay, tSD |  | - | 2 | - | ns |

ANALOG INPUTS

| Analog Input Bandwidth, BW | -1 dB | - | 25 | - | MHz |
| :--- | :--- | :---: | :---: | :---: | :---: |
|  | -3 dB | - | 60 | - | MHz |
| Analog Input Capacitance, $\mathrm{C}_{\mathrm{IN}}$ | $\mathrm{V}_{\mathrm{IN}}=1.5 \mathrm{~V}+0.07 \mathrm{~V}_{\mathrm{RMS}}$ | - | 8 | - | pF |

REFERENCE INPUT

| Reference Pin Current, IREF |  | 4.5 | 6.1 | 8.7 | mA |
| :--- | :--- | :--- | :--- | :---: | :---: |
| Reference Resistance $\left(\mathrm{V}_{\text {RT }}\right.$ to $\left.\mathrm{V}_{\text {RB }}\right)$, <br> R $_{\text {REF }}$ |  | 230 | 330 | 440 | $\Omega$ |

Electrical Specifications $\mathrm{f}_{\mathrm{C}}=35 \mathrm{MSPS}, \mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V}, \mathrm{~V}_{\mathrm{RB}}=0.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{RT}}=2.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Note 2) (Continued)

| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INTERNAL VOLTAGE REFERENCES |  |  |  |  |  |
| Self Bias $V_{\text {RB }}$ | Short $\mathrm{V}_{\mathrm{RB}}$ to $\mathrm{V}_{\text {RBS }}$, Short $\mathrm{V}_{\text {RT }}$ to $\mathrm{V}_{\text {RTS }}$ |  |  |  |  |
|  |  | 0.52 | 0.56 | 0.60 | V |
| $\mathrm{V}_{\mathrm{RT}}-\mathrm{V}_{\mathrm{RB}}$ |  | 1.96 | 2.10 | 2.24 | V |
| $\mathrm{V}_{\text {RT }}-\mathrm{V}_{\text {RB }}$ | Short $\mathrm{V}_{\mathrm{RT}}$ to $\mathrm{V}_{\mathrm{RTS}}$, Short $\mathrm{V}_{\mathrm{RB}}$ to $\mathrm{AV}^{\text {SS }}$ | 2.13 | 2.33 | 2.53 | V |

DIGITAL INPUTS


| DIGITAL OUTPUTS |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Digital Output Current $\mathrm{IOH}^{2}$ | $\overline{\mathrm{OE}}=\mathrm{V}_{\text {SS }}, \mathrm{V}_{\mathrm{DD}}=\mathrm{Min}$ | $\frac{\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}-0.5 \mathrm{~V}}{\mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V}}$ | $\frac{-1.1}{3.7}$ | $\frac{-2.5}{6.5}$ | - | mA |
| l OL |  |  |  |  | - | mA |
| Digital Output Leakage Current ${ }^{\mathrm{I} O Z H}$ | $\overline{O E}=V_{D D}, V_{D D}=\operatorname{Max}$ | $\mathrm{V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{DD}}$ | - | - | 16 | $\mu \mathrm{A}$ |
| Iozl |  | $\mathrm{V}_{\mathrm{OL}}=0 \mathrm{~V}$ | - | - | 16 | $\mu \mathrm{A}$ |

TIMING CHARACTERISTICS

| Output Data Delay, $\mathrm{t}_{\text {D }}$ | Load is One TTL Gate and 10pF Load |  | 7 | 13 | 18 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Enable/Disable Delay | $\mathrm{tPZH}^{\text {, }}$ tPZL | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{~K}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ & \mathrm{OE}=5 \mathrm{~V} \rightarrow 0 \mathrm{~V} \end{aligned}$ | 5 | 8 | 14 | ns |
|  | $\mathrm{t}_{\text {PHZ }}$, tPLZ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{~K}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \\ & \mathrm{OE}=0 \mathrm{~V} \rightarrow 5 \mathrm{~V} \end{aligned}$ | 4 | 6.5 | 11 | ns |

POWER SUPPLY CHARACTERISTIC

| Supply Current, IDD | $\mathrm{f}_{\mathrm{C}}=35$ MSPS, NTSC Ramp Wave Input | - | 16 | 22 | mA |
| :--- | :--- | :--- | :--- | :--- | :---: |

CLAMP CHARACTERISTICS

| Clamp Offset Voltage, E OC | $\mathrm{V}_{\mathrm{IN}}=\mathrm{DC}, \mathrm{PWS}=3 \mu \mathrm{~s}$ | $\mathrm{~V}_{\mathrm{REF}}=0.5 \mathrm{~V}$ | -20 | 0 | +20 | mV |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
|  |  | $\mathrm{V}_{\mathrm{REF}}=2.5 \mathrm{~V}$ | -30 | -10 | +10 | mV |
| Clamp Pulse Delay, $\mathrm{t}_{\mathrm{CPD}}$ |  |  | - | 25 | - | ns |

NOTE:
2. Electrical specifications guaranteed only under the stated operating conditions.

## Timing Diagrams



FIGURE 1.


FIGURE 2.

Timing Diagrams (Continued)


FIGURE 3A. THREE-STATE LOAD CIRCUIT


FIGURE 3B. THREE-STATE OUTPUT ENABLE/DISABLE TIMES

Typical Performance Curves $\mathrm{f}_{\mathrm{C}}=35 \mathrm{MSPS}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified


FIGURE 4. ENOB vs INPUT FREQUENCY


FIGURE 6. ENOB vs CLOCK FREQUENCY


FIGURE 5. HARMONICS vs INPUT FREQUENCY


FIGURE 7. THD vs TEMPERATURE

Typical Performance Curves $\mathrm{f}_{\mathrm{C}}=35 \mathrm{MSPS}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, Unless Otherwise Specified (Continued)


FIGURE 8. ENOB vs TEMPERATURE


FIGURE 10. OUTPUT LEVEL vs INPUT FREQUENCY


FIGURE 9. SFDR vs TEMPERATURE


FIGURE 11. POWER DISSIPATION vs CLOCK FREQUENCY

## Pin Descriptions

| PIN <br> NUMBER | SYMBOL | EQUIVALENT CIRCUIT | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| $1-8$ | D0 to D7 |  | DO (LSB) to D7 (MSB) output. |
|  |  |  |  |

Pin Descriptions (Continued)

| PIN <br> NUMBER | SYMBOL |  | DESCRIPTION |
| :---: | :---: | :---: | :--- | :--- |
| 9 | NC |  | This pin must be left open. Used for test purposes |
| only. |  |  |  |

Pin Descriptions (Continued)

| PIN NUMBER | SYMBOL | EQUIVALENT CIRCUIT | DESCRIPTION |
| :---: | :---: | :---: | :---: |
| 21 | $\mathrm{V}_{\mathrm{IN}}$ |  | Analog Input. |
| 22, 23 | $\mathrm{AV}_{\text {SS }}$ |  | Analog Ground. |
| 25 | $\mathrm{V}_{\text {RBS }}$ |  | When shorted with $\mathrm{V}_{\mathrm{RB}}$, generates approximately +0.5 V . |
| 26 | $\mathrm{V}_{\text {REF }}$ |  | Clamp Reference Voltage Input. |
| 27 | CCP |  | Integrates the voltage for clamp control. CCP and $\mathrm{V}_{\mathrm{IN}}$ voltage changes are in phase. |
| 28,31 | DV ${ }_{\text {SS }}$ |  | Digital ground. |
| 29 | $\overline{\text { CLE }}$ |  | When CLE is low, clamp function is activated. When CLE is high, clamp function is OFF and only the usual $A / D$ converter function is active. <br> By connecting CLE pin to $\mathrm{DV}_{\mathrm{DD}}$ via a several hundred $\Omega$ resistance, the clamp pulse can be tested. |
| 30 | $\overline{\mathrm{OE}}$ |  | When $\overline{O E}$ is low, data is valid. <br> When $\overline{\mathrm{OE}}$ is high, DO to D7 pins are high impedance. |

A/D OUTPUT CODE TABLE


## Detailed Description

The HI1179 is a 2-step A/D converter featuring a 4-bit upper comparator group and two lower comparator groups of 4 bits each. The reference voltage can be obtained from the onboard bias generator or be supplied externally. This IC uses an offset canceling type comparator that operates synchronously with an external clock. The operating modes of the part are input sampling/autozero (S), hold (H), and compare (C).
The operation of the part is illustrated in Figure 2. A reference voltage that is between VRT-VRB is constantly applied to the upper 4-bit comparator group. $\mathrm{VI}(1)$ is sampled with the falling edge of the first clock by the upper comparator block. The lower block $A$ also samples $\mathrm{VI}(1)$ on the same edge. The upper comparator block finalizes comparison data $\mathrm{MD}(1)$ with the rising edge of the first clock. Simultaneously the reference supply generates a reference voltage RV(1) that corresponds to the upper results and applies it to the lower comparator block $A$. The lower comparator block finalizes comparison data $\operatorname{LD}(1)$ with the rising edge of the second clock. $\mathrm{MD}(1)$ and $\mathrm{LD}(1)$ are combined and output as OUT(1) with the rising edge of the third clock. There is a 2.5 clock cycle delay from the analog input sampling point to the corresponding digital output data. Notice how the lower comparator blocks $A$ and $B$ alternate generating the lower data in order to increase the overall A/D sampling rate.

## Power, Grounding, and Decoupling

Separate analog and digital grounds to reduce noise effects, connecting them at a single point near the HI1179. Analog and digital power should also be separated for optimum performance. If a single 5 V supply is used, isolate the analog and digital power with an inductor or ferrite bead to minimize the digital noise on the analog supply.
Bypass both the digital and analog $\mathrm{V}_{\mathrm{DD}}$ pins to their respective grounds with a ceramic $0.1 \mu \mathrm{~F}$ capacitor close to the pin.

## Analog Input

The analog input capacitance is small when compared with other flash type A/D converters. However, it is necessary to drive the input with a low impedance source with sufficient bandwidth and drive capability.

Op amps such as the HA-2544, the HA5020 and the HFA1100 family should make excellent input amplifiers depending on the applications requirements. In order to prevent parasitic oscillation, it may be necessary to insert a resistor between the output of the amplifier and the $A / D$ input.

The input can be AC or DC coupled. If AC coupled the input will float to about $\frac{1}{2}\left(V_{R T}+V_{R B}\right)$. The other option is to use the internal clamp, which will be discussed later. When DC coupling the input be sure to disable the clamp function (CLE, pin 29).

## Reference Input

The HI1179 has an internal reference with the option to use an external reference if more accuracy is desired.
The analog input range of the $A / D$ is set by the voltage between $\mathrm{V}_{\mathrm{RT}}$ and $\mathrm{V}_{\mathrm{RB}}$. The internal reference can be used by shorting $\mathrm{V}_{\mathrm{RT}}$ to $\mathrm{V}_{\mathrm{RTS}}$ and $\mathrm{V}_{\mathrm{RB}}$ to $\mathrm{V}_{\mathrm{RBS}}$. The internal bias generator will set $\mathrm{V}_{\mathrm{RT}}$ to about 2.6 V and $\mathrm{V}_{\mathrm{RB}}$ to about 0.6 V . The analog input range of the $A / D$ will now be from 0.6 V to 2.6 V . The internal reference may be subjected to power supply variations since the internal reference resistor ladder is connected directly to $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{SS}}$. Any supply variations can be minimized by good decoupling of $\mathrm{V}_{\mathrm{RT}}$ and $V_{\text {RB }}$.
An external reference can be used for increased accuracy, by connecting the reference voltage to $\mathrm{V}_{\mathrm{RT}}$ and $\mathrm{V}_{\mathrm{RB}}$. If an external reference is used, $\mathrm{V}_{\mathrm{RT}}$ should be keep below 2.8 V and $\left(\mathrm{V}_{\mathrm{RT}}-\mathrm{V}_{\mathrm{RB}}\right)$ should be less than 2.8 V and greater than 1.8 V . If a $\mathrm{V}_{\mathrm{RB}}$ below +0.6 V is used the linearity of the part may degrade. An ICL8069 reference and a dual op amp, with outputs connect to $\mathrm{V}_{\mathrm{RT}}$ and $\mathrm{V}_{\mathrm{RB}}$, makes a good, low cost external reference.

Bypass $\mathrm{V}_{\mathrm{RT}}$ and $\mathrm{V}_{\mathrm{RB}}$ to analog ground with a $0.1 \mu \mathrm{~F}$ capacitor when using either internal or external references.

## Clamp Operation

The HI1179 provides a clamp (DC restore) option that allows the user to clamp a portion of the analog input to a voltage set by the $\mathrm{V}_{\text {REF }}$ pin before the signal is digitized. The clamp
function is enabled by tying $\overline{\text { CLE }}$ low. In this case a negative going pulse is sent to the CLP pin. $\mathrm{V}_{\mathrm{IN}}$ will now be clamped during the low period of the clamp pulse to the voltage on the $\mathrm{V}_{\text {REF }}$ pin. Figure 15 shows the HI1179 configured for this mode of operation. The clamp pulse is latched by the ADC sampling clock through an external latch. This is not necessary to the operation of the clamp function but in video applications, if this is not done, then a slight beat might be generated as vertical sag according to the relation between the sampling frequency and the clamp frequency. The pulse width of the input clamp pulse will depend on the input
signal. For example, a $1 \mu$ s pulse width will allow the user to clamp the back porch of an NTSC input signal to the reference voltage, $\mathrm{V}_{\mathrm{REF}}$.
The clamp can be disabled by tying CLE high and then the HI1179 acts like a normal A/D converter, accepting a DC coupled input. The Typical Application Schematic illustrates the operation of HI1179 when the clamp function is not used.
Additional information on the HI1179 is available in Application Note 9407, "Using the HI1176/HI1179 Evaluation Board".

## Test Circuits



FIGURE 12. INTEGRAL AND DIFFERENTIAL NON-LINEARITY ERROR AND OFFSET VOLTAGE TEST CIRCUIT


FIGURE 13. MAXIMUM OPERATIONAL SPEED AND DIFFERENTIAL GAIN AND PHASE ERROR TEST CIRCUIT

Test Circuits (Continued)


FIGURE 14A.


FIGURE 14B.

FIGURE 14. DIGITAL OUTPUT CURRENT TEST CIRCUIT

## Typical Application Circuits



FIGURE 15. INPUT CLAMP APPLICATION (INTERNAL REFERENCE USED)

## Typical Application Circuits (Continued)



| HA5020 (Single) | H11179 (8-Bit) | HSP9501 | HI1171 (8-Bit) |
| :--- | :--- | :--- | :--- | | HA5020 (Single) |
| :--- |
| HA5022 (Dual) |

HSP9501: Programmable Data Buffer
HSP48410: Histogrammer/Accumulating Buffer, 10-Bit Pixel Resolution, 4K x 4K Frame Size
HSP48908: 2-D Convolver, $3 \times 3$ Kernal Convolution, 8-Bit
HSP48901: $3 \times 3$ Image Filter, 30 MHz , 8 -Bit
HSP48212: Video Mixer
HSP43881: Digital Filter, 30MHz, 1-D and 2-D FIR Filters
HSP43168: Dual FIR Filter, $10-\mathrm{Bit}, 33 \mathrm{MHz} / 45 \mathrm{MHz}$
CMOS Logic Available in HC, HCT, AC, ACT and FCT.
FIGURE 16. 8-BIT VIDEO COMPONENTS

## Static Performance Definitions

Offset, full-scale, and gain all use a measured value of the internal voltage reference to determine the ideal plus and minus full-scale values. The results are all displayed in LSBs.

## Offset Error (VOS)

The first code transition should occur at a level $1 / 2$ LSB above the negative full-scale. Offset is defined as the deviation of the actual code transition from this point. Note that this is adjustable to zero.

## Full-Scale Error (FSE)

The last code transition should occur for a analog input that is $1 \frac{1}{2}$ LSBs below positive full scale. Full-scale error is defined as the deviation of the actual code transition from this point.

## Differential Linearity Error (DNL)

DNL is the worst case deviation of a code width from the ideal value of 1 LSB. The converter is guaranteed to have no missing codes.

## Integral Linearity Error (INL)

INL is the worst case deviation of a code center from a best fit straight line calculated from the measured data.

## Dynamic Performance Definitions

Fast Fourier Transform (FFT) techniques are used to evaluate the dynamic performance of the HI1179. A low distortion sine wave is applied to the input, it is sampled, and the output is stored in RAM. The data is then transformed into the frequency domain with a 1024 point FFT and analyzed to evaluate the dynamic performance of the A/D. The sine wave input to the part is -0.5 dB down from full scale for all these tests. The distortion numbers are quoted in dBc (decibels with respect to carrier) and DO NOT include any correction factors for normalizing to full scale.

## Signal-to-Noise Ratio (SNR)

SNR is the measured RMS signal to RMS noise at a specified input and sampling frequency. The noise is the RMS sum of all of the spectral components except the fundamental and the first five harmonics.

## Signal-to-Noise + Distortion Ratio (SINAD)

SINAD is the measured RMS signal to RMS sum of all other spectral components below the Nyquist frequency excluding DC.

## Effective Number Of Bits (ENOB)

The effective number of bits (ENOB) is derived from the SINAD data. ENOB is calculated from:

ENOB $=\left(\right.$ SINAD $\left.-1.76+V_{\text {CORR }}\right) / 6.02$,
where: $\quad V_{\text {CORR }}=0.5 \mathrm{~dB}$.

## Total Harmonic Distortion

This is the ratio of the RMS sum of the first 5 harmonic components to the RMS value of the measured input signal.

## 2nd and 3rd Harmonic Distortion

This is the ratio of the RMS value of the 2nd and 3rd harmonic component respectively to the RMS value of the measured input signal.

## Spurious Free Dynamic Range (SFDR)

SFDR is the ratio of the fundamental RMS amplitude to the RMS amplitude of the next largest spur or spectral component. If the harmonics are buried in the noise floor it is the largest peak.

## Full Power Input Bandwidth

Full power bandwidth is the frequency at which the amplitude of the digitally reconstructed output has decreased 3dB below the amplitude of the input sine wave. The input sine wave has a peak-to-peak amplitude equal to the reference voltage. The bandwidth given is measured at the specified sampling frequency.

## Timing Definitions

## Sampling Delay (tsD)

Sampling delay is the time delay between the external sample command (the falling edge of the clock) and the time at which the signal is actually sampled. This delay is due to internal clock path propagation delays.

## Aperture Jitter ( $\mathbf{t}_{\mathbf{A J}}$ )

This is the RMS variation in the sampling delay due to variation of internal clock path delays.

## Data Latency (tLAT)

After the analog sample is taken, the data on the bus is available after 2.5 cycles of the clock. This is due to the architecture of the converter where the data has to ripple through the stages. This delay is specified as the data latency. After the data latency time, the data representing each succeeding sample is output at the following clock pulse. The digital data lags the analog input by 2.5 cycles.

## Output Data Delay (t ${ }^{\text {) }}$

Output Data Delay is the delay time from when the data is valid (rising clock edge) to when it shows up at the output bus. This is due to internal delays at the digital output.

All Harris Semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.
Harris Semiconductor products are sold by description only. Harris Semiconductor reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Harris is believed to be accurate and reliable. However, no responsibility is assumed by Harris or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Harris or its subsidiaries.

## Sales Office Headquarters

For general information regarding Harris Semiconductor and its products, call 1-800-4-HARRIS

NORTH AMERICA EUROPE
Harris Semiconductor
P. O. Box 883, Mail Stop 53-210

Melbourne, FL 32902
TEL: 1-800-442-7747
(407) 729-4984

FAX: (407) 729-5321

Harris Semiconductor
Mercure Center
100, Rue de la Fusee
1130 Brussels, Belgium
TEL: (32) 2.724.2111
FAX: (32) 2.724.22.05

ASIA
Harris Semiconductor PTE Ltd.
No. 1 Tannery Road
Cencon 1, \#09-01
Singapore 1334
TEL: (65) 748-4200
FAX: (65) 748-0400

HARRIS
SEMICONDUCTOR

